A clocking technique with power savings in virtex-based pipelined designs

Oswaldo Cadenas, Graham Megson

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

1 Citation (Scopus)

Abstract

This paper presents the evaluation in power consumption of a clocking technique for pipelined designs. The technique shows a dynamic power consumption saving of around 30% over a conventional global clocking mechanism. The results were obtained from a series of experiments of a systolic circuit implemented in Virtex-II devices. The conversion from a global-clocked pipelined design to the proposed technique is straightforward, preserving the original datapath design. The savings can be used immediately either as a power reduction benefit or to increase the frequency of operation of a design for the same power consumption.

Original languageEnglish
Title of host publicationField-Programmable Logic and Applications
Subtitle of host publicationReconfigurable Computing is Going Mainstream - 12th International Conference, FPL 2002, Proceedings
PublisherSpringer Verlag
Pages322-331
Number of pages10
ISBN (Print)3540441085, 9783540441083
DOIs
Publication statusPublished - 2002
Externally publishedYes

Publication series

NameLecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics)
Volume2438 LNCS
ISSN (Print)0302-9743
ISSN (Electronic)1611-3349

Cite this