@inproceedings{4b91ed6eecc041a7b3a9543e7916806b,
title = "A clocking technique with power savings in virtex-based pipelined designs",
abstract = "This paper presents the evaluation in power consumption of a clocking technique for pipelined designs. The technique shows a dynamic power consumption saving of around 30% over a conventional global clocking mechanism. The results were obtained from a series of experiments of a systolic circuit implemented in Virtex-II devices. The conversion from a global-clocked pipelined design to the proposed technique is straightforward, preserving the original datapath design. The savings can be used immediately either as a power reduction benefit or to increase the frequency of operation of a design for the same power consumption.",
author = "Oswaldo Cadenas and Graham Megson",
year = "2002",
doi = "10.1007/3-540-46117-5_34",
language = "English",
isbn = "3540441085",
series = "Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics)",
publisher = "Springer Verlag",
pages = "322--331",
booktitle = "Field-Programmable Logic and Applications",
address = "Germany",
}