@inproceedings{2e34d5c57fa74659a3d80d2aeaf979cb,
title = "Parallel pipelined histogram architecture via C-slow retiming",
abstract = "A parallel pipelined array of cells suitable for realtime computation of histograms is proposed. The cell architecture builds on previous work to now allow operating on a stream of data at 1 pixel per clock cycle. This new cell is more suitable for interfacing to camera sensors or to microprocessors of 8-bit data buses which are common in consumer digital cameras. Arrays using the new proposed cells are obtained via C-slow retiming techniques and can be clocked at a 65% faster frequency than previous arrays. This achieves over 80% of the performance of two-pixel per clock cycle parallel pipelined arrays.",
author = "Cadenas, {Jose O.} and Sherratt, {R. Simon} and Pablo Huerta and Kao, {Wen Chung} and Graham Megson",
year = "2013",
doi = "10.1109/ICCE.2013.6486871",
language = "English",
isbn = "9781467313612",
series = "Digest of Technical Papers - IEEE International Conference on Consumer Electronics",
pages = "230--231",
booktitle = "2013 IEEE International Conference on Consumer Electronics, ICCE 2013",
note = "2013 IEEE International Conference on Consumer Electronics, ICCE 2013 ; Conference date: 11-01-2013 Through 14-01-2013",
}